# VACUUM FLUORESCENT DISPLAY MODULE # ENGINEERING PROPOSAL M162SD17AA | EVALUATION ☐ ACCEPTED WITHOUT ANY CHANGE ☐ THE FOLLOWING CHANGE IS REQUIRED | | |-------------------------------------------------------------------------------|--| | | | | | | 5 November 2007 Engineering Group Electronic Components Division # **Futaba Corporation** | ISSUED BY | Makoto Kariya | |-------------|-------------------| | CHECKED BY | /Liroyuki Takano. | | CHECKED BY | Kalzemorio Kare | | APPROVED BY | Soich Short | | | <i>F</i> | # / Important Safety Notice Please read this note carefully before using the product. # Warning - The module should be disconnected from the power supply before handling. - The power supply should be switched off before connecting or disconnecting the power or interface cables. - The module contains electronic components that generate high voltages which may cause an electrical shock when touched. - Do not touch the electronic components of the module with any metal objects. - The VFD used on the module is made of glass and should be handled with care. When handling the VFD, it is recommended that cotton gloves be used. - The module is equipped with a circuit protection fuse. - Under no circumstances should the module be modified or repaired. Any unauthorized modifications or repairs will invalidate the product warranty. - The module should be abolished as the factory waste. #### 1. FEATURES This vacuum fluorescent display (VFD) module consists of a 16 characters by 2 lines $5\times7$ dot matrix display, DC-DC/AC converter, and controller/driver circuitry. Setting eight bits in the function set instruction can vary the luminance level of the VFD. Two hundred and forty eight character fonts consisting of alphabets, Cyrillic alphabets, numerals and other symbols can be displayed. #### 2. SPECIFICATIONS ### 2-1. GENERAL SPECIFICATIONS Table-1 | Item | Value | | | | | |---------------------------------|----------------------------------|----------------------------------|--|--|--| | Number of characters | 16 characte | ers × 2 lines | | | | | Character configuration | 5×7 do | t matrix | | | | | Display Area | 86.7 × 1 | 2.0 mm | | | | | Character Size | $3.45 \times 5$ | 5.45 mm | | | | | Character Pitch | $5.55 \times 6.55 \text{ mm}$ | | | | | | Dot Size | $0.57 \times 0.65 \text{ mm}$ | | | | | | Dot Pitch | $0.72 \times 0.80 \text{ mm}$ | | | | | | Peak Wavelength of Illumination | Green (λp=505nm) | | | | | | Luminance | Minimum<br>350 cd/m <sup>2</sup> | Typical<br>700 cd/m <sup>2</sup> | | | | #### 2-2. ENVIRONMENTAL SPECIFICATIONS Table-2 | Item | Symbol | Min. | Max. | Unit | Comment | |-----------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------| | Operating Temperature | Topr | -40 | +85 | °C | | | Storage Temperature | Tstg | -40 | +85 | °C | | | Operating Humidity | Hopr | 20 | 85 | %RH | Without condensation | | Storage Humidity | Hstg | 20 | 90 | %RH | Without condensation | | Vibration | _ | _ | 4 | G | Total amplitude: 1.5mm Freq: 10-55 Hz sine wave Sweep time: 1 min./cycle Duration: 2hrs./axis (X,Y,Z) | | Shock | - | _ | 40 | G | Duration: 11ms Wave form: half sine wave 3 times/axis (X,Y,Z,-X,-Y,-Z) | ### 2-3. ABSOLUTE MAXIMUM SPECIFICATIONS Table-3 | Item | Symbol | Min. | Max. | Unit | |----------------------|-------------|------|---------|------| | Supply Voltage | Vcc | -0.3 | 6.5 | V | | Input signal Voltage | $V_{ m IN}$ | -0.3 | Vcc+0.3 | V | #### 2-4. DC ELECTRICAL SPECIFICATIONS Table-4 | Item | Symbol | Min. | Тур. | Max. | Unit | |----------------------------|-------------|-----------------|------|-----------------|------| | Supply Voltage | Vcc | 4.5 | 5.0 | 5.5 | V | | Supply Current | <i>I</i> cc | - | 265 | 470 | mA | | Power Consumption | _ | _ | 1.3 | 2.4 | W | | High - Level Input Voltage | $V_{ m IH}$ | 0.8 <i>V</i> cc | | _ | V | | Low - Level Input Voltage | $V_{ m IL}$ | _ | | 0.2 <i>V</i> cc | V | | High - Level Input Current | $I_{ m IH}$ | ı | _ | 5.0 | μΑ | | Low - Level Input Current | $I_{ m IL}$ | | _ | -5.0 | μΑ | #### 3. FUNCTIONAL DESCRIPTION The following are the list of commands. #### **Table-5 INSTRUCTIONS TABLE** | INSTRUCTION | MSI | 3 | 1s | t By | ⁄te | | | LSB | MSI | 3 | 2n | d By | yte | | | LSB | | |-----------------------|-----|----|----|------|-----|------|-------|-----|-----|-----|-----|------|-----|-----|----|-----|----------| | INSTRUCTION | В7 | В6 | В5 | B4 | В3 | B2 | В1 | В0 | В7 | В6 | В5 | B4 | В3 | В2 | В1 | В0 | | | DCRAM_A DATA WRITE | 0 | 0 | 0 | X4 | Х3 | X2 | X1 | X0 | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | | DCRAM_B DATA WRITE | 0 | 0 | 1 | X4 | Х3 | X2 | X1 | X0 | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | | | | | | | | | | | | * | D30 | D25 | D20 | D15 | D10 | D5 | D0 | 2nd Byte | | | 0 | | | | | * Y2 | Y2 Y1 | | * | D31 | D26 | D21 | D16 | D11 | D6 | D1 | 3rd Byte | | CGRAM DATA WRITE | | 1 | 0 | * | * | | | Y0 | * | D32 | D27 | D22 | D17 | D12 | D7 | D2 | 4th Byte | | | | | | | | | | | * | D33 | D28 | D23 | D18 | D13 | D8 | D3 | 5th Byte | | | | | | | | | | | * | D34 | D29 | D24 | D19 | D14 | D9 | D4 | 6th Byte | | NUMBER OF DIGIT SET | 1 | 1 | 1 | 0 | 0 | 0 | * | * | 0 | * | * | * | F3 | F2 | F1 | F0 | | | DIMMING SET | 1 | 1 | 1 | 0 | 0 | 1 | * | * | H7 | Н6 | H5 | H4 | Н3 | H2 | H1 | Н0 | | | GRAY-LEVEL SET | 1 | 0 | 1 | * | * | J2 | J1 | J0 | 17 | I6 | I5 | I4 | I3 | I2 | I1 | 10 | | | GRAY-LEVEL ON/OFF SET | 1 | 1 | 0 | X4 | Х3 | X2 | X1 | X0 | * | * | 0 | 0 | 0 | 0 | K1 | K0 | | | DISPLAY LIGHT SET | 1 | 1 | 1 | 0 | 1 | 0 | LS | HS | * | * | * | * | * | * | * | * | | \*: Not Relevant Xn: Duty Timing (Digit) Address Set, n=0 to 4 Cn: CGRAM/CGROM Character Code Bit, n = 0 to 7 Yn: CGRAM Address Bit, n = 0 to 2 Dn: CGRAM Character Code Setting, n = 0 to 34 Fn: Number of Digits Set, n = 0 to 3 Hn: Dimming Quantity Setting, n = 0 to 7 Jn: Gray-Level Register Setting, n = 0 to 2 In: Gray-Level Quantity Setting, n = 0 to 7 Kn: Each Gray-Level Enable/Disable Setting, n = 0 to 1 HS: "1": All Output (Anode, Segment) Data = "H" "0": Normal Mode LS: "1": All Output (Anode, Segment) Data = "L" "0": Normal Mode When data is written into the RAM (DCRAM,CGRAM or ADRAM) in a continuous manner, the addresses are automatically incremented internally. It is therefore not necessary to specify the first byte. #### 3-1. RESET FUNCTION When initialized, the internal status after power supply has been reset as follows. #### **Table-6 RESET FUNCTION** | Instruction | At Reset Condition | |-------------------------|----------------------------------------------------------------| | DCRAM_A | DCRAM_A Address=00H<br>ALL DCRAM_A Data=20H | | DCRAM_B | DCRAM_B Address=00H<br>ALL DCRAM_B Data=20H | | CGRAM | CGRAM Address=00H<br>ALL CGRAM Data=00H | | Number of Digit Set | $F3 \sim F0 = "1111" F6 \sim F4 = "000"$ | | Dimming Set | 0/255 | | Gray Level Set | J2 ~ J0="000"<br>0/255 | | Gray Level On / Off Set | GLRAM Address=00H<br>K5 $\sim$ K0="000000"(Gray Level Disable) | | Display Light Set | LS="1" HS="0" (Display all off) | #### 3-2. COMMAND FUNCTION #### 3-2-1. DATA CONTROL RAM (DCRAM) DATA WRITE COMMAND The DCRAM (Include: DCRAM\_A and DCRAM\_B) Data Write Command is used to specify the address of the DCRAM and writes the character code of the CGROM and CGRAM (C0 to C7 bits). The DCRAM consists of 5 address bits which are used to store the CGRAM & CGROM character codes. The character codes specified by the DCRAM are converted to a 5 x 7 dot matrix character pattern via the CGROM and CGRAM. The DCRAM (Include: DCRAM\_A, DCRAM\_B) can each store up to 24 characters (DCRAM\_A = 24 characters, DCRAM\_B = 24 characters). The DCRAM Data Write Command Format is shown below. | | MSE | 3 | | | | | | LSB | |----------|-----|----|----|----|----|----|----|-----| | 1st Byte | B7 | В6 | B5 | B4 | ВЗ | B2 | B1 | В0 | | (1st) | 0 | 0 | 0 | X4 | Х3 | X2 | X1 | X0 | DCRAM\_A Data Write Mode is selected and the DCRAM\_A Address is specified. (i.e. DCRAM\_A Address = 0H) or | | MSE | • | | | | | | LSB | |----------|-----|----|----|----|----|----|----|-----| | 1st Byte | В7 | В6 | B5 | B4 | ВЗ | B2 | В1 | В0 | | (1st) | 0 | 0 | 1 | X4 | Х3 | X2 | X1 | X0 | DCRAM\_B Data Write Mode is selected and the DCRAM\_B Address is specified. (i.e. DCRAM\_B Address = 0H) | | MSE | 3 | | | | | | LSB | |-------------|-----|----|----|----|----|----|----|-----| | 2nd<br>Byte | B7 | В6 | B5 | B4 | ВЗ | B2 | B1 | В0 | | (2nd) | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 | CGROM & CGRAM Character Codes are specified. (They are written into the DCRAM Address 0H) #### 3-2-2. CGRAM DATA WRITE COMMAND The Character Generator RAM (CGRAM) Data Write Command is used to specify the CGRAM address (00H to 07H) and write the character pattern data. It consists of 3 address bits which is used to store the 5 x 7 dot matrix character patterns. The CGRAM can store up to 8 types of character patterns which may be displayed by specifying the Character Code (DCRAM Address). The CGRAM Data Write Command Format is given below. During a continuous data write operation from one CGRAM Address to the next, it is not necessary to specify the CGRAM address since they are automatically incremented; however, the character pattern data must be specified. The 2nd to the 6th character pattern data byte are considered as one data item, therefore 1µs is sufficient value for parameter tDOFF between bytes. Please refer to the information below. | | MSE | 3 | | | | | | LSB | _ | |----------------|-----|-----|-----|-----|-----|-----|----|-----|------------------------------------------------------------------------| | 2nd<br>Byte | B7 | B6 | B5 | B4 | ВЗ | B2 | B1 | В0 | 1st Column Data is specified and rewritten into the CGRAM Address 01H. | | (7th) | * | D30 | D25 | D20 | D15 | D10 | D5 | D0 | into the CONAIN Address 0111. | | | | | | | | | | | | | | | | | : | | | | | | | | MSE | 3 | | | | | | LSB | _ | | 6th | В7 | В6 | B5 | B4 | ВЗ | B2 | B1 | B0 | 5th Column Data is specified and rewritten into the CGRAM Address 01H. | | Byte<br>(11th) | * | D34 | D29 | D24 | D19 | D14 | D9 | D4 | This the Corvain Address of the | where: Y2 (MSB) to Y0 (LSB): CGRAM Address Bits (8 Characters) D34 (MSB) to D0 (LSB): Character Pattern Data Bits (35 outputs) Please refer below for the CGROM Address and CGRAM Address Setting relationship. | | | | r able- / | |----|----|----|------------------| | Y2 | Y1 | Y0 | CGROM Address | | 0 | 0 | 0 | RAM00(01000000B) | | 0 | 0 | 1 | RAM01(01000001B) | | 0 | 1 | 0 | RAM02(01000010B) | | 0 | 1 | 1 | RAM03(01000011B) | | 1 | 0 | 0 | RAM04(01000100B) | | 1 | 0 | 1 | RAM05(01000101B) | | 1 | 1 | 0 | RAM06(01000110B) | | 1 | 1 | 1 | RAM07(01000111B) | The CGROM and CGRAM output area placement is given in the table below. The Character Generator ROM (CGROM) consists of 8 CGROM Address bits generating 5 x 7 dot matrix character patterns. It can store up to a maximum of 248 types of character patterns. | | MSB | | | | | | | LSB | |----------|-----|----|----|----|----|----|----|-----| | 1st Byte | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | (1st) | 0 | 1 | 1 | X4 | X3 | X2 | X1 | X0 | The Number of Digits Set Mode is selected and the number of digit value is specified, Universal Function set to ON/OFF. where: F3 (MSB) to F0 (LSB): Display Duty Data Bits (16 stages) Table-9 | F3 | F2 | F1 | F0 | Digits | |----|----|----|----|-------------------| | 0 | 0 | 0 | 0 | T1 (G1) | | 0 | 0 | 0 | 1 | T1 (G1)~T2 (G2) | | 0 | 0 | 1 | 0 | T1 (G1)~T3 (G3) | | 0 | 0 | 1 | 1 | T1 (G1)~T4 (G4) | | 0 | 1 | 0 | 0 | T1 (G1)~T5 (G5) | | 0 | 1 | 0 | 1 | T1 (G1)~T6 (G6) | | 0 | 1 | 1 | 0 | T1 (G1)~T7 (G7) | | 0 | 1 | 1 | 1 | T1 (G1)~T8 (G8) | | 1 | 0 | 0 | 0 | T1 (G1)~T9 (G9) | | 1 | 0 | 0 | 1 | T1 (G1)~T10 (G10) | | 1 | 0 | 1 | 0 | T1 (G1)~T11 (G11) | | 1 | 0 | 1 | 1 | T1 (G1)~T12 (G12) | | 1 | 1 | 0 | 0 | T1 (G1)~T13 (G13) | | 1 | 1 | 0 | 1 | T1 (G1)~T14 (G14) | | 1 | 1 | 1 | 0 | T1 (G1)~T15 (G15) | | 1 | 1 | 1 | 1 | T1 (G1)~T16 (G16) | #### 3-2-4. DIMMING SET COMMAND The Dimming Set Command is used to write the display duty value to the duty cycle register. Using a 8-bit data, the display duty adjusts the contrast in 240 stages. When the power is turned ON or when the /RESET signal is inputted, the duty cycle register value is set to "0". It's advisable to always execute this command before turning on the display, after which the desired duty value may be set. The command format is given below. LSB 2nd Byte В6 В5 В4 ВЗ B2 В1 B0 H6 H5 Н3 H2 H1 H0 H7 H4 Display Duty Set Mode is selected and the duty value is specified. The relationship between the Setup Data, Controlled Grid Duty and the Synchronous Signal Quantity are given in the table below. Table-10 | Н7 | Н6 | H5 | H4 | Н3 | H2 | H1 | НО | Dimming Quantity<br>(Grid pin) | |----|----|----|----|----|----|----|----|--------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0/255 x T | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/255 x T | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2/255 x T | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3/255 x T | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4/255 x T | | : | | : | : | : | | : | | : | | : | : | : | : | : | : | : | : | : | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 239/255 x T | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 240/255 x T | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 240/255 x T | | : | : | : | : | : | : | : | : | : | | : | : | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 240/255 x T | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 240/255 x T | \*default #### 3-2-5. GRAY-LEVEL SET COMMAND The Gray-Level Set Command is used to write the register setting value and gray level duty value to the register. Using a 3-bit data 1st byte and 8-bit data 2nd byte, the set register adjusts the contrast in 240 stages. When the power is turned ON or when the /RESET signal is inputted, both the register are set to "0". At this time, it is necessary to set data. (Excluding "0") The data sets the "1" (enable state) or "0" (disable state). The command format is given below. | MSE | 3 | | | LSB | | | | |-----|-------|---------------------|-----|-----|----------------|-------------------|----------------------| | В7 | В6 | B5 | B4 | В3 | B2 | B1 | B0 | | 1 | 0 | 1 | * | * | J2 | J1 | J0 | | | 10101 | MSB<br>B7 B6<br>1 0 | MOD | MOD | B7 B6 B5 B4 B3 | B7 B6 B5 B4 B3 B2 | B7 B6 B5 B4 B3 B2 B1 | Table-11 | J2 | J1 | J0 | Register Setting | |----|----|----|------------------| | 0 | 0 | 0 | Anode(D0A~D34A) | | 0 | 0 | 1 | Anode(D0B~D34B) | | 0 | 1 | 0 | Don't Care | | 0 | 1 | 1 | Don't Care | | 1 | 0 | 0 | Don't Care | | 1 | 0 | 1 | Don't Care | | 1 | 1 | 0 | Don't Care | | 1 | 1 | 1 | Don't Care | | | MSE | 3 | | | | | | LSB | |----------|-----|----|----|----|----|----|----|-----| | 2nd Byte | В7 | B6 | B5 | В4 | В3 | B2 | B1 | B0 | | | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | Table-12 | 17 | 16 | 15 | 14 | 13 | 12 | I1 | 10 | Dimming Data | |----|----|----|----|----|----|----|----|--------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/255 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2/255 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3/255 | | : | : | : | : | : | : | : | : | : | | : | : | | : | | : | : | : | : | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 239/255 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 240/255 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 240/255 | | : | : | : | : | : | : | : | : | : | | : | : | : | : | | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 240/255 | \*default (Please set it excluding "0".) #### 3-2-6. GRAY-LEVEL ON/OFF SET COMMAND The Gray-Level ON/OFF Set consists of 2 address bits used to store the symbol data. The symbol data specified by the GLRAM is directly outputted. The command format is given below. Please refer to the table below for Anode/Segment (K0~K2) position and GLRAM (X0~X4) Duty Timing (Digit) Address setting relationship. | | | Table-15 | |--------------------------------|------------------|------------------| | Duty Timing<br>(Digit) Address | Anode (D0A~D34A) | Anode (D0B~D34B) | | T1 (11000000B) | ON/OFF | ON/OFF | | T2 (11000001B) | ON/OFF | ON/OFF | | T3 (11000010B) | ON/OFF | ON/OFF | | T4 (11000011B) | ON/OFF | ON/OFF | | T5 (11000100B) | ON/OFF | ON/OFF | | T6 (11000101B) | ON/OFF | ON/OFF | | T7 (11000110B) | ON/OFF | ON/OFF | | T8 (11000111B) | ON/OFF | ON/OFF | | T9 (11001000B) | ON/OFF | ON/OFF | | T10 (11001001B) | ON/OFF | ON/OFF | | T11 (11001010B) | ON/OFF | ON/OFF | | T12 (11001011B) | ON/OFF | ON/OFF | | T13 (11001100B) | ON/OFF | ON/OFF | | T14 (11001101B) | ON/OFF | ON/OFF | | T15 (11001110B) | ON/OFF | ON/OFF | | T16 (11001111B) | ON/OFF | ON/OFF | ### 3-2-7. DISPLAY LIGHT SET COMMAND The Display Light Set Command is used to turn all display lights ON or OFF. All Display Lights On Mode is primarily used for testing the display. The All Display Light OFF Mode is used for the blinking display and to prevent any malfunction when the power is turned on. The command format is given below. | | MSB | | | | | | | | | |----------|-----|----|----|----|----|----|----|----|--| | 1st Byte | В7 | В6 | B5 | B4 | ВЗ | B2 | B1 | В0 | | | | 1 | 1 | 1 | 0 | 1 | 0 | LS | HS | | where: HS: All Display Lights are turned ON LS: All Display Lights are turned OFF The table below shows Segment and Anode Display Status in relation to the Display Light Set Command data. Table-14 | Bit Name | Segment and Anode Display Status | | | | | | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | HS | "0": Normal Display Mode "1": All outputs (Anode, Segment) = "High" The duty of Grid will be follow Dimming Setting. The duty of Anode/Segment will be follow Gray-Level Setting. | | | | | | | | LS | "0": Normal Display Mode "1": All outputs (Anode, Segment) = "Low" | | | | | | | # 4. CONNECTION Connector : RF-H062SD-1110 (JST) or equivalent Applicable matching Connector : HIF3B-6D-2.54R (HIROSE) or equivalent # Connector Pin Assignment Table-15 | Pin No. | Description | |---------|--------------------| | 1 | Vcc(5V) | | 2 | $\overline{CS}$ | | 3 | СР | | 4 | DA | | 5 | $\overline{RESET}$ | | 6 | GND | # **Connector Pin Specifications** Table-16 | Function | Symbol | Input/Output | Description | |-------------------|--------|--------------|--------------------------------------------------------------------------------| | Shift Clock Input | CP | Input | Serial data is shifted on the rising edge of CP | | Serial Data Input | DA | Input | Input from LSB. | | Chip Select Input | CS | Input | Serial data transfer is disabled when CS pin is "H" level. | | Reset Input | RESET | Inniii | "Low" initializes all the functions. For an initial status, see Reset Function | | GND Pin | GND | Input | GND | # 5. TIMING CHARACTERISTICS # 5-1. WRITING WAVEFORM Table-17 | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------|--------|------|-----|-----|------| | CP Frequency | fc | - | - | 0.5 | MHz | | CP Pulse Width | tCPW | 700 | - | _ | ns | | CP Hold Time | tCS-CP | 1000 | - | - | ns | | CS Hold Time | tCP-CS | 1000 | _ | - | ns | | CS Pulse Width | tCSW | 1000 | - | - | ns | | Data Processing Time | tDOFF | 2000 | _ | _ | ns | | Data Setup Time | tDS | 300 | _ | _ | ns | | Deta Hold Time | tDH | 300 | 300 | | | Table-18 16 Gray-Level ON/OFF Set Addres 02H 04H 05H 06H 0AH 0BH 07H 08H 09H Grid Scan Timing 13 Note) Please specify an arbitrary code from the CGROM code. # 5-3. RESET CONTROL WAVE Table-19 | Item | Symbol | Min | Тур | Max | Unit | |------------------------|--------|-----|-----|-----|------| | Reset Pulse Width | tWRE | 2 | - | - | μs | | Ready Time after Reset | tREADY | 3 | - | - | ms | # 6. OUTER DIMENSION # FIGURE-1 # 7. CIRCUIT BLOCK DIAGRAM # FIGURE-2 FIGURE-3 # 9. CHARACTER FONT TABLES (Cyrillic alphabets Font) Table-20 | MSB | | | | | | | | | <u> </u> | 11 1 1 1 1 1 | | | | | <u> </u> | | |--------|-------|------|------|------|------|------|------|------|----------|--------------|------|------|------|------|----------|------| | | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | | LSB | | | | | | | | | | | | | | | | | | 0000 | RAM0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0001 | RAM1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0010 | RAM2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0011 | RAM3 | | | | | | | | | | | | | | | | | . 0011 | ILAMI | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0100 | RAM4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0101 | RAM5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0110 | RAM6 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0111 | RAM7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1000 | | | | | | | | | | | | | | | | | | 1000 | | | | | | | | | | | | | | | Ш | | | | | | | | | | | | | | | | | | | | | 1001 | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | 1010 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1011 | | | | | | | | | | | | | | | | | | 1011 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1100 | 巜 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1101 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1110 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1111 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 10. WARRANTY This display module is guaranteed for 1 year after a shipment from FUTABA. #### 11. OPERATING RECOMMENDATION 11-1. Since VFDs are made of glass material. Avoid applying excessive shock or vibration beyond the specification for the module. Careful handing is essential. 11-2. Applying lower voltage than the specified may cause non activation for selected pixels. Conversely, higher voltage may cause may non-selected pixel to be activated. If such a phenomenon is observed, check the voltage level of the power supply. - 11-3. Avoid plugging or unplugging the interface connection with the power on. - 11-4. If the start up time of the supply voltage is slow, the controller may not be reset. The supply voltage must be raised up to the specified voltage level within 30msec. 11-5. Avoid using the module where excessive noise interference is expected. Noise affects the interface signal and causes improper operation. Keep the length of the interface cable less than 50cm (When the longer cable is required, please contact FUTABA engineering.). 11-6. When power supply is turned off, the capacitor does not discharge immediately. The high voltage applied to the VFD must not contact the controller IC. (The shorting of the mounted components within 30 seconds after power off may cause damage.) 11-7. The fuse is mounted on the module as circuit protection. If the fuse blown, the problem shall be solved first and change the fuse. 11-8. When fixed pattern is displayed for long time, you may see uneven luminance. It is recommended to change the display patterns sometimes in order to keep best display quality. \* This product is the RoHS compliant corresponding module. #### REMARKS This specification is subject to change without prior in order improve the design and quality. Your consultation with FUTABA sales office is recommended for the use of this module.